

## **Freescale Semiconductor**

## **Application Note**

Document Number: AN3535

Rev. 0, 2/2008

# A Strategy for Routing the MPC8544E in a Six-Layer PCB

by Michael George NMG Applications Freescale Semiconductor, Inc. Austin, Texas

This application note is a design guide to assist the customer in creating a low-layer, low-cost, PCB design when using the MPC8544E device. Key items of discussion include assumed PCB stackup, power delivery, and proper signal referencing. Additionally, layout plots for the device fan-out are also included.

## NOTE

The schematic and Gerber data shown within this application note are intended merely to demonstrate the fan-out and power delivery strategy necessary to achieve a six-layer PCB. The schematic and Gerber data does not include all the decoupling, nor do they show all the necessary pull-ups and AC caps required outside the BGA fan-out area. This level of detail is captured as part of the MPC8544E development system.

#### Contents

| 1.  | References                        |
|-----|-----------------------------------|
| 2.  | Ballmap Organization              |
| 3.  | Interface Support in Six Layers   |
| 4.  | Board Stackup Considerations      |
| 5.  | Signal Breakout                   |
| 6.  | Via Usage                         |
| 7.  | Power and Ground Strategy         |
| 8.  | Signal Layer Gerber Plot          |
| 9.  | Fan-Out Schematics                |
| 10. | Current Delivery in the BGA Field |
| 11. | Revision History 4                |





References

## 1 References

Table 1 lists references mentioned in this application note, as well as useful resources for further reading.

Table 1. References

| Document                                                                                                     | Source                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| IPC Standards: IPC-D-275 IPC-2221A IPC-2152                                                                  | www.ipc.org                                                                                                                   |
| New Correlations Between Electrical Current and Temperature Rise in PCB Traces Johannes Adam, Flomerics Ltd. | 20th IEEE SEMI-THERM Symposium<br>0-7803-8363-X/04/\$20.00 ©2004 IEEE<br>www.flomerics.com/flotherm/technical_papers/t341.pdf |
| Current-Carrying Capacity, Martin Tarr, University of Bolton                                                 | www.ami.ac.uk/courses/ami4817_dti/u02/pdf/meah0221.pdf                                                                        |
| Interactive trace-width calculator                                                                           | http://circuitcalculator.com/wordpress/2006/01/31/pcb-trace-width-calculator                                                  |

# 2 Ballmap Organization

The MPC8544E is a 783-pin, 28 × 28 BGA array. The bus organization of the device is shown in Figure 1.



Figure 1. MPC8544E Bus Groupings (viewed from the top of the device)

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



# 3 Interface Support in Six Layers

Though the MPC8544E device can be fully broken out in six layers, there are a handful of signals that are not necessarily optimal from a signal integrity perspective, mainly due to splits in the reference plane. Such cases are very limited and are, therefore, manageable. Table 2 enumerates the MPC8544E interfaces and indicates whether there is proper signal referencing in the six-layer PCB fan-out example.

Table 2. Interface Support in Six Layers

| Interface                               | Configuration                             | Reference Plane                                  | Comment                                                                                                                                                                       |
|-----------------------------------------|-------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR2                                    | Full 64-bit + ECC                         | DDR Data—GND<br>DDR ADDR—1.8 V<br>DDR CLKs—1.8 V | Fully supported.                                                                                                                                                              |
| ETSEC                                   | RGMII                                     | RGMII I/O—2.5 V<br>GTX_CLK125—GND                | Both Ethernet ports can be fully broken out in RGMII mode.  Some signals cross split boundaries; therefore, stitching caps would likely be beneficial.                        |
| POR Config                              | All user defined POR pins are accessible. | GND and PWR                                      | Fully supported. Some POR pins cross split boundaries, but because they are static, there is no concern.                                                                      |
| PCI                                     | Full 32-bit PCI                           | GND and PWR                                      |                                                                                                                                                                               |
| LB                                      | All signals are accessible                | GND and PWR                                      | LB_LAD[23:31] cross split boundaries. These signals are not edge sensitive, therefore imperfections in their transitions can be managed. Use of stitching caps could be used. |
| SERDES1                                 | All eight lanes accessible                | GND                                              | Fully supported                                                                                                                                                               |
| SERDES2                                 | Both lanes accessible                     | GND                                              | Fully supported                                                                                                                                                               |
| IRQ                                     | All IRQs (0–11) and IRQ_OUT usable        | GND and PWR                                      | Fully supported                                                                                                                                                               |
| JTAG/COP                                | All signals are accessible                | GND and PWR                                      | Fully supported                                                                                                                                                               |
| DUARTS                                  | Both UART ports are fully accessible      | GND and PWR                                      | Fully supported                                                                                                                                                               |
| Power pins and AV <sub>DD</sub> filters | All unique powers accessible              | N/A                                              | Fully supported                                                                                                                                                               |
| I2C                                     | Both I2C port accessible                  | GND and PWR                                      | Fully supported                                                                                                                                                               |
| Clocking                                | SYSCLK and RTC accessible                 | GND and PWR                                      | Fully supported                                                                                                                                                               |

**Board Stackup Considerations** 

# 4 Board Stackup Considerations

This section presents the considerations associated with the PCB and its stackup. Table 3 lists the target impedances needed in a six-layer design.

Table 3. Target Impedance for a Typical MPC8544E Design

| Interface                                    | Connection                           | Target Impedance                                                                                                                                                                                 |
|----------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR2                                         | MPC8544E-to-DDR2 memory              | Single-ended impedance = 55–60 $\Omega$<br>Differential impedance = 100 $\Omega$ ± 10%                                                                                                           |
| SERDES1 (PCIe)                               | MPC8544E-to-PCIe connector or device | Microstrip Single-ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 20\%$ Stripline Single-ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 15\%$ |
| SERDES2<br>(SGMII/PCIe)                      | MPC8544E-to-connector or device      | Microstrip Single-ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 20\%$ Stripline Single-ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 15\%$ |
| All other MPC8544E signals                   | MPC8544E-to-connector or device      | Single-ended interface = $55-60 \Omega$                                                                                                                                                          |
| Other system Items:<br>Ethernet differential | Ethernet Phy to connector            | Differential impedance = 100 $\Omega$ ± 15%                                                                                                                                                      |

Additional considerations for the stackup include

- Must utilize high-volume, low-cost, PCB technology
- Routing density
- Aspect ratio less than 10:1
- Drill size set at 10 mil
- Common core construction
- Proper signal referencing for all critical signals

# 4.1 Stackup Proposal

Figure 2 shows a viable stackup for achieving the target impedances noted in Table 3. The target card thickness used is 62 mils ( $\pm 7$  mils). All signal routing is done on the inner two signal layers, or on the top and bottom signal layers. No signal routing is performed on the power and ground layers.





Figure 2. Example Six-Layer PCB Stackup (Provided by Sanmina-SCI; www.sanmina-sci.com)

Table 4. Impedance Information (Provided by Sanmina-SCI; <a href="www.sanmina-sci.com">www.sanmina-sci.com</a>)

| Layer | Туре                       | Line Width | Center-to-Center | tpd<br>(ps/in.) | Impedance $(\Omega)$ |
|-------|----------------------------|------------|------------------|-----------------|----------------------|
| 1     | Single-ended<br>microstrip | 5 mil      | n/a              | 153             | 55.15                |
| 1     | Differential<br>microstrip | 4 mil      | 8 mil            | 154             | 93.28                |
| 1     | Differential<br>microstrip | 5 mil      | 12 mil           | 154             | 96.54                |
| 3     | Single-ended stripline     | 4 mil      | n/a              | 179             | 56.0                 |
| 3     | Differential<br>stripline  | 4 mil      | 10 mil           | 181             | 96.38                |
| 4     | Single-ended<br>stripline  | 4 mil      | n/a              | 179             | 56.0                 |

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



#### Signal Breakout

Table 4. Impedance Information (Provided by Sanmina-SCI; www.sanmina-sci.com) (continued)

| Layer | Туре                       | Line Width | Center-to-Center | tpd<br>(ps/in.) | Impedance $(\Omega)$ |
|-------|----------------------------|------------|------------------|-----------------|----------------------|
| 4     | Differential stripline     | 4 mil      | 10 mil           | 181             | 96.38                |
| 6     | Single-ended microstrip    | 5 mil      | n/a              | 153             | 55.15                |
| 6     | Differential<br>microstrip | 4 mil      | 8 mil            | 154             | 93.28                |
| 6     | Differential<br>microstrip | 5 mil      | 12 mil           | 154             | 96.54                |

# 5 Signal Breakout

## 5.1 Inside the BGA area

The key strategy used in breaking out the MPC8544E is centered on the use of inexpensive through-hole vias and two-track routing for the inner and bottom layers (see Figure 4). For all mainstream PCB fabrication shops, this approach is considered "production-level" technology and is capable of being produced in high volumes. Additionally, this approach produces a cheaper overall PCB design, avoiding the additional cost associated with blind- and buried-type approaches.

The key items of the strategy are as follows:

- 1-mm (39.3 mil) ball pitch
- Plastic substrate
- 22-mil attach pad on top layer
- 19-mil via pad
- 28-mil anti-pad
- Single-track routing on top layer (between attach pads)
- Two-track routing on inner layers and on the bottom layer
  - Using 4-mil traces and 4-mil space



Figure 3 and Figure 4 show the track routing strategy used for each of the signal layers.



Figure 3. Signal Routing (Top and Layer #2)





Figure 4. Signal Routing (Signal Layer 3 and Bottom)

## 5.2 Outside the BGA Area

Inside the BGA area, two-track routing limits the minimum trace width to 4 mils and the minimum spacing to 4 mils. Outside the BGA area, this is not the case. Since wider traces have less dielectric loss, the designer may find it useful to use larger trace widths once outside the via array. Similarly, in the cases of differential pairs, the air gaps can be adjusted as needed in order to hit desired impedance targets.

## 5.3 Trace Spacing Outside the BGA Area

To minimize crosstalk opportunities once outside the BGA area, the spacing between differing signal groups must be observed. This spacing, denoted as 'S,' is based on the dielectric thickness 'H' (shown in Figure 5). For the stackup shown in Figure 2, the dielectric thickness is 4.0. Using a 3:1 spacing rule, the air gap between differing signal groups should be at least 12 mil.

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0





Figure 5. Trace Spacing Outside the BGA Area

# 6 Via Usage

For the six-layer PCB a 10-mil drill is used. A 10-mil drill has favorable cost advantages because smaller drill sizes incur additional cost. During fabrication, the drill tolerance is specified as +0/-3 mil, giving a finished hole size (FHS) of approximately 7-7.5 mil.

Using a 10-mil drill, an aspect ratio of ~ 6:1 is realized. This aspect ratio is based on an 0.062-inch board thickness and is well within the high-volume production capabilities of all mainstream PCB vendors. Figure 6 depicts the via model used for the six-layer PCB.



Figure 6. Cross Section of PCB

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



Power and Ground Strategy

# 7 Power and Ground Strategy

The MPC8544E requires several power supplies for each subsystem (DDR, Ethernet, SerDes, and so forth) as well as the core itself. The total number of supplies a system needs depends on the interfaces, the interface voltages required to connect with external peripherals, and the number of those voltages that are common and sharable.

Consult the MPC8544E PowerQUICC<sup>TM</sup> III Integrated Processor Hardware Specifications for accurate voltage and current requirements. For convenience, Table 5 provides a snapshot of the MPC8544E power requirements at the date of this application note. The table also reflects the unique power splits constructed in the six-layer PCB example (refer to the Power Rails column). In short, a total of six unique power rails are used.

|             |                                                                                                                                                          | -                  |           |                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|------------------|
| Power Rails | Symbol                                                                                                                                                   | Typical<br>Voltage | Tolerance | P <sub>MAX</sub> |
| Core power  | V <sub>DD_CORE</sub> AV <sub>DD_CORE</sub> AV <sub>DD_PLAT</sub> AV <sub>DD_PCI</sub> AV <sub>DD_LBIU</sub> AV <sub>DD_SRDS</sub> AV <sub>DD_SRDS2</sub> | 1.0 V              | ±50 mV    | 7.8 W            |
| SerDes      | SV <sub>DD</sub><br>XV <sub>DD</sub>                                                                                                                     | 1.0 V              | ±50 mV    | 0.71W            |
| DDR2 bus    | GV <sub>DD</sub>                                                                                                                                         | 1.8 V              | ±90 mV    | 2.5 W            |
| Ethernet    | LV <sub>DD</sub><br>TV <sub>DD</sub>                                                                                                                     | 2.5 V              | ±125 mV   | 0.24 W           |
| Local bus   | BV <sub>DD</sub>                                                                                                                                         | 3.3 V              | ±125 mV   | 0.33 W           |
| Misc/PCI    | OV <sub>DD</sub>                                                                                                                                         | 3.3 V              | ±125 mV   | 0.33 W           |

Table 5. MPC8544E Power Requirements <sup>1</sup>

Note that Table 5 lists the power requirements for the MPC8544E only; it does not include requirements for external devices, memory, and so forth. At the very least, additional power is needed to drive connected I/O pins, and the internal logic of the other devices often shared with the MPC8544E supplies.

## 7.1 Power Planes

The following pictures, Figure 7 through Figure 8, highlight the power strategy used for the six-layer PCB. The ground reference for the PCB is a solid ground plane at layer 2. Since it is a solid plane with no splits, the ground layer is not shown.

These figures are subject to change without notice. Consult the latest version of the MPC8544E PowerQUICC™ III Integrated Processor Hardware Specifications.





Figure 7. Power Plane (Layer 5 of 6)



Figure 8. SV<sub>DD</sub>, XV<sub>DD</sub>(Layer 6 of 6—Bottom)

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



#### **Power and Ground Strategy**

For sensitive supplies (such as  $XV_{DD}$  and  $SV_{DD}$ ), a key requirement for power sharing is that the planes be relatively isolated. One effective strategy is to route the power planes separately and tie them together at the power source. See Figure 9.



Figure 9. Common Source Split Planes

Another strategy is to use a low-pass filter to eliminate coupled noise, as long as there is sufficient current capacity in the components and connections. In either case, once separated, treat the two as independent power planes and route and bypass them separately.

## 7.2 Current Delivery

An important consideration in the six-layer PCB is ensuring all power rails have sufficient copper for proper current delivery. The highest power on the MPC8544E is  $V_{DD\_CORE}$ . The max power requirement for  $V_{DD\_CORE}$  is 7.8W.

Within a congested BGA array, the current travels down multiple 11-mil trace segments as it travels to the power pins, assuming the via stackup referenced in Figure 6 is used. The current-carrying capacity of these 11-mil traces is highly dependent on the current model chosen, either IPC2221A or the newer research performed by Johannes Adam of Flomerics Ltd. For greater detail on these two approaches see Section 10, "Current Delivery in the BGA Field."



In short, Table 6 depicts the current capacity differences between the two approaches assuming a maximum temperature rise of 20°C. Additionally, the last column highlights the current capacity assumed for the MPC8544E six-layer PCB.

| Table 6. Current Capacity of all 11-hill frace Adam's Model vs. IFC |                      |                                      |                                  |                                                                            |  |  |
|---------------------------------------------------------------------|----------------------|--------------------------------------|----------------------------------|----------------------------------------------------------------------------|--|--|
| Location                                                            | Copper Plating (oz.) | 11-mil Trace:<br>Adam's Model<br>(A) | 11-mil Trace:<br>IPC2221A<br>(A) | 11-mil Trace:<br>Capacity Assumed for the<br>MPC8544E Six-Layer PCB<br>(A) |  |  |
| Outer                                                               | 0.5                  | 1.210                                | 0.777                            | 1.0                                                                        |  |  |
|                                                                     | 1.0                  | 1.711                                | 1.285                            | 1.5                                                                        |  |  |
|                                                                     | 1.5                  | 2.420                                | 1.730                            | N/A                                                                        |  |  |
|                                                                     | 2.0                  | 3.422                                | 2.130                            | N/A                                                                        |  |  |
| Inner                                                               | 0.5                  | 1.149                                | 0.390                            | 0.75                                                                       |  |  |
|                                                                     | 1.0                  | 1.625                                | 0.582                            | 1.1                                                                        |  |  |
|                                                                     | 1.5                  | 2.299                                | 0.865                            | N/A                                                                        |  |  |
|                                                                     | 2.0                  | 3.251                                | 1.065                            | N/A                                                                        |  |  |

Table 6. Current Capacity of an 11-mil Trace Adam's Model vs. IPC

Taking the last column from Table 6 and the number of 11-mil channels achieved in the six-layer PCB, Table 7 highlights the current capacity for  $V_{DD\_CORE}$ .

| Power Rail           | Copper Weight<br>Used<br>(oz.) | No. of 11-mil Traces<br>Supplying Power | Current per<br>Trace<br>(A) | Total Current Supplied<br>in Six-Layer PCB<br>(A) | Assumed Worst<br>Case Current (A) |
|----------------------|--------------------------------|-----------------------------------------|-----------------------------|---------------------------------------------------|-----------------------------------|
| V <sub>DD_CORE</sub> | 1.0                            | 10                                      | 1.1                         | 11                                                | 7.8 (7.8 W/1.0 V)                 |

Table 7. Current Capacity Achieved in the Six-Layer PCB

## 7.3 PLL Filters

The MPC8544E has six PLLs which each require a filter circuit. The PLL pins are placed on the package in order to minimize noise and to allow ease during layout. An example layout for the filters are shown in Figure 10. This figure shows example layout for an AVDD filter. For the exact filter values refer to the MPC8544E PowerQUICC<sup>TM</sup> III Integrated Processor Hardware Specifications.

To ensure a high quality filter is realized, use the following rules:

- Place the components of the filter as close a possible to their respective pin
- Keep the traces as short as possible
- Use a 10-mil trace width or larger. An area fill is also a possibility.



## **Power and Ground Strategy**

• Maintain at least 20-mil clearance between the filter and other signals.



Figure 10. Example Layout for AV<sub>DD</sub> Filters

## 7.4 Sharing Power Supplies

 $BV_{DD}$ 

Local bus

Or alternatively

The six-layer design referenced in this application note assumes all processor powers referenced in Table 5 are supplied by unique power supplies. If the customer chooses, further sharing of power supplies can be achieved to reduce the number of supplies needed at the board level. Table 8 shows some acceptable options for sharing MPC8544E power rails.

| Power Source               | Symbol                                                                                                                                                  | Voltage | Comments                                                                                             |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------|
| Core power +<br>PLL filter | V <sub>DD_CORE</sub> AV <sub>DD_CORE</sub> AV <sub>DD_PCI</sub> AV <sub>DD_PLAT</sub> AV <sub>DD_LBIU</sub> AV <sub>DD_SRDS</sub> AV <sub>DD_SRDS</sub> | 1.0 V   | PLLs are sourced from RC filter circuit derived from 1.0-V rail.                                     |
| SerDes                     | SV <sub>DD</sub><br>XV <sub>DD</sub>                                                                                                                    |         | Separate filtered plane but derived from the same 1.0-V power regulator.                             |
| Memory                     | GV <sub>DD</sub>                                                                                                                                        | 1.8 V   | Unique rail on the MPC8544E device. Could possibly be shared with another 1.8-V device on the board. |
| Ethernet                   | LV <sub>DD</sub><br>TV <sub>DD</sub>                                                                                                                    | 2.5 V   | 2.5 V is readily usable by most PHYs; however, 3.3 V is not suitable for RGMII mode.                 |

Table 8. MPC8544E Power Requirements

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0

2.5 V requires low-voltage flash memory and so forth



Table 8. MPC8544E Power Requirements (continued)

| Power Source | Symbol                               | Voltage | Comments                             |
|--------------|--------------------------------------|---------|--------------------------------------|
| Ethernet     | LV <sub>DD</sub><br>TV <sub>DD</sub> | 3.3 V   | 3.3 V is not suitable for RGMII mode |
| Local bus    | $BV_DD$                              |         |                                      |
| PCI/Misc     | OV <sub>DD</sub>                     |         |                                      |

## 7.5 Bypass Capacitor Placement

Because of the high current transients on the  $V_{DD\_CORE}$  power pins, take care to bypass these power pins and to provide a good connection between the BGA pads and the power and ground planes. In particular, the SMD capacitors should have pads directly attached to the via ring (or even better, within it using via-in-pad methods).



## **Power and Ground Strategy**

Figure 11 shows the dispersion of  $V_{DD\_CORE}$  power pins along with the ground pattern. This is a bottom view of the center portion of interest within the BGA array.



Figure 11. MPC8544E  $V_{DD\_CORE}$  and Ground Pattern (Bottom View)

A Strategy for Routing the MPC8544E in a Six-Layer PCB,  $\,$  Rev. 0  $\,$ 



After the power and grounds are escaped, the SMD 0402 capacitors can be placed so that the capacitor pads attach directly to the power vias on the side. Minimize or eliminate the trace between the via and the capacitor pad. Figure 12 shows three possible attachment methods.



Figure 12. MPC8544E SMD Capacitor Via Placement



## **Power and Ground Strategy**

Figure 13 shows the relative attachment of the SMD 0402 capacitors using any of the methods shown in Figure 12. This is a view through the top of the board.



Figure 13. MPC8544E CORE and Ground SMD 0402 Capacitor Placement (Bottom View)

Other capacitors, such as those required for the other power rails, are not shown but can be attached in the same manner. If the PCB is not permitted to use via-in-pad connections, the capacitors can be shifted to attach to a pad in the area between the BGA pads. In that case, use the same relative pattern, but each capacitor shifts a little.

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



## 7.6 Bulk Capacitors

Bulk capacitors can be placed outside the periphery of the MPC8544E die, as close as reasonably possible. Systems with heatsinks and/or sockets probably need some additional spacing, but the high-frequency capacitors handle the fastest transients, allowing the bulk capacitors to be spaced a little further away. Keep them within 2 cm. Figure 14 shows the MPC8544E  $V_{\rm DD\ CORE}$  bulk capacitor placement.



Figure 14. MPC8544E Bulk Capacitor Placement (Top View)



Signal Layer Gerber Plot

# 8 Signal Layer Gerber Plot

Figure 15 through Figure 18 show the signal layers for the six-layer PCB example. The intent is to demonstrate that the MPC8544E signals can be broken in a six-layer PCB; the figure does not include all the decoupling, nor does it show all the necessary pull-ups, AC caps, and other circuitry that would be required outside the BGA fan-out area. This level of detail is captured as part of the MPC8544E development system.



Figure 15. Top Gerber Plot (Layer 1 of 6)





Figure 16. Signal 2 Gerber Plot (Layer 3 of 6)



## Signal Layer Gerber Plot



Figure 17. Signal 3 Gerber Plot (Layer 4 of 6)





Figure 18. Bottom Gerber Plot (Layer 6 of 6)



**Fan-Out Schematics** 

# 9 Fan-Out Schematics

This section contains the fan-out schematics used to perform the six-layer PCB study. It does not include all the decoupling, nor does it show all the necessary pull-ups, AC caps, and other circuitry that would be required outside the BGA fan-out area. This level of detail is captured as part of the MPC8544E development system.

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0

24

Freescale Semiconductor





Figure 19. DDR Section

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



#### **Fan-Out Schematics**



Figure 20. SerDes1 and SerDes2

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0





Figure 21. PCI 32-Bit



## **Fan-Out Schematics**



Figure 22. Local Bus





Figure 23. Gigabit Ethernet—RGMII





Figure 24. Miscellaneous Control





Figure 25. Power

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



#### **Fan-Out Schematics**





Figure 26. Ground and No-Connect





Figure 27. Memory Connector 1



#### **Fan-Out Schematics**



Figure 28. Memory Connector 2





Figure 29. PCI Express Connector

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0





Figure 30. PCI 32-Bit Connector

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0





Figure 31. Local Bus Latches



#### **Fan-Out Schematics**



Figure 32. GBE PHYs

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



# 10 Current Delivery in the BGA Field

The MPC8544E comes in a 1 mm pitch, 783 BGA package arranged as a  $28 \times 28$  array (with pin A1 missing). The BGA pads and vias usually have the physical parameters listed Table 9.

| Dimension                | Size                 | Notes                                                |
|--------------------------|----------------------|------------------------------------------------------|
| Drill diameter           | 10 mils              | Via drill                                            |
| Finished hole size (FHS) | 7–7.5 mils           | After plating                                        |
| Pad                      | 19 mils              |                                                      |
| Anti-pad                 | 28 mils              | Clearance from via pads to adjacent plane area-fills |
| Thermal relief           | 33 mils <sup>2</sup> |                                                      |
| Via keepout              | 23 mils              | As above, but for traces on signal (inner) planes    |

Table 9. MPC8544E Escape Dimensions

Keep the following points in mind while reading this section:

- The remainder of this section is based on the padstack dimensions in Table 9. If a different padstack is used, most or all of the numbers derived probably need to be recalculated.
- It is assumed that each BGA connection carries current equally, no matter its proximity to the power supply and/or processor internal power pads. In reality, the current is non-uniformly distributed due to internal BGA-to-die substrate connections and other factors. There are no guaranteeable distributions among the power pins.

All comments in this section about power planes apply equally to the return ground. Multilayer PCBs often have multiple ground planes, so this restriction is occasionally overlooked; however, the ground return path requirements are exactly equal to the power source path requirements.

In addition to bypass capacitor placement, the designer must also consider the wholesale delivery of power to the  $V_{DD}$  pins. On most PCBs, the power plane is not actually solid, but is perforated by numerous vias. This is illustrated in Figure 33, where the wide plane is actually only as wide as its narrowest point.



Figure 33. Restricted Current Flow

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



## **Current Delivery in the BGA Field**

For many applications, the effect of the vias passing through the power plane on the flow of current is insignificant. However, as the power reaches the outer periphery of the MPC8544E, it must flow through the outer array of signal BGA vias. While some BGA pads may not need vias (outer BGA pads may be able to route out on the top layers); in most cases the number of interfering vias ranges from 8 to 11.

For many layouts, the outer one or two BGA pads do not require vias as these signals are usually "escaped" on the top layer of the PCB. Delivering power properly to the power pins requires planning the flow of current around these vias, or more properly, the antivias or antipads that surround the via and cause a hole on the power plane layer. When coupled with a 1-mm spacing, the cross section of the PCB typically resembles that shown in Figure 6.

The anti-pad is larger than the spacing between the via barrels, which in effect reduces the width and capacity of the trace. In effect, the power plane is not a solid plane but a parallel array of traces with one of the following widths:

- 11.3 mils, when planes must be isolated from both vias
- 19.3 mils, when planes connect to one of the vias

The standard formulae to determine the limits of the copper trace are described in the IPC-2221A standard and are given by:

Using these formulae, and using an 11-mil trace as a standard (rounded down from the actual 11.3-mil max

trace width), for various layout rules the amount of current that can be safely carried, assuming a maximum temperature rise of 20°C, is shown in Table 10.

| Location | Copper Plating (oz.) | 11-mil Trace<br>(A) |
|----------|----------------------|---------------------|
| Outer    | 0.5                  | 0.777               |
|          | 1.0                  | 1.285               |
|          | 1.5                  | 1.730               |
|          | 2.0                  | 2.130               |
| Inner    | 0.5                  | 0.390               |
|          | 1.0                  | 0.582               |
|          | 1.5                  | 0.865               |
|          | 2.0                  | 1.065               |

Table 10. Current-Carrying Capacity per Standard IPC2221A

## 10.1 Via Current Capacity

Unless the power is delivered on the top plane and attaches directly to the BGA pad of the processor (which as noted is fairly difficult to accomplish), power is delivered from one or more PCB planes to the processor through vias. Given the padstack parameters in Table 9 and the number of vias allocated, the next step to



ensure a quality PDS is to evaluate the individual and aggregate via current capacity using the following formula:

/IA = 
$$0.048 \times (\text{maxTempRise})^{0.44} \times (\text{viaPlating} \times \text{viaDiameter} \times \pi)^{0.72}$$

Egn. 3

Table 11 shows a few via current capacities for given PCB process parameters.

**Table 11. Via Capacity** 

| maxTempRise<br>(°C) | viaPlating<br>(mil) | viaDiameter<br>(mil) | I <sub>VIA</sub><br>(A) | Notes    |
|---------------------|---------------------|----------------------|-------------------------|----------|
| 10                  | 1                   | 10                   | 1.609                   | Standard |
| 10                  | 1                   | 11                   | 1.724                   | _        |
| 10                  | 1                   | 15                   | 2.159                   | _        |
| 10                  | 1.5                 | 10                   | 2.159                   | _        |
| 20                  | 1                   | 10                   | 2.183                   | _        |

At 1.609 A/via, we have a maximum current capacity of 22.5 A for  $V_{DD\_CORE}$  (14 vias \* 1.609), and 16 A for  $V_{DD\_PLAT}$  (10 \* 1.609).

## 10.2 Alternate Plane Current Capacity

Research performed by Johannes Adam of Flomerics as preparatory work for a revision to one of the rules of the IPC2221 standard (specifically, design rule 2152), found that the formula for outer traces was based on materials and assumptions no longer prevalent. Additionally, he discovered that the 50-percent derating factor used for inner traces is wholly arbitrary and should be approximately 5 percent. In particular, thermal conduction to adjacent traces and power planes was found to be vastly more important than conduction to free space. Refer to Section 1, "References," for details on this paper and associated historical data.

At the time of publication, the IPC2221 has not been updated based on these findings, so the designer can either follow the published standards and accept overly conservative numbers or incorporate the pending changes. Freescale cannot recommend one course over the other and advises designers to consult the original source documentation and decide for themselves. In *New Correlations Between Electrical Current and Temperature Rise in PCB Traces*, an examination of "Case 5" shows an outer trace of variable width over a 35-µm (1-oz. copper) plane (see Section 1, "References"). This correlates nicely with an external power connection residing over an inner ground plane immediately adjacent to it. Such a plane is desirable not only for power purposes but for routing differential pairs such as those on the SerDes or DDR interfaces. Extracting the data for a 0.3-mm trace (~11 mils) and applying a curve fitting process to the data produces the following formula, represented in Figure 34:

$$\Gamma(\text{trace}) = 19.473 + 3.228 \text{IMAX} + 4.469 \text{IMAX}^2 + 0.385 \text{IMAX}^2$$





Figure 34. Extrapolated Current Flow

## **CAUTION**

This curve is valid only for the 0.3 mm trace. The IPC standard will likely include a more complicated curve equation that accepts both current and trace width as a parameter.

Note that the Y-axis is the total trace temperature. Because we are concerned with a maximum  $20^{\circ}$ C rise, the Y-axis starts at 20 as the ambient temperature is also assumed to be  $20^{\circ}$ C. The crossover point of  $40^{\circ}$ C occurs when I = 1.711 A. Using this new data, Table 10 can be updated as shown in Table 12:

Table 12. Current-Carrying Capacity Extrapolated from Adams

| Location | Copper Plating (oz.) | A/11-mil Trace<br>(A) |
|----------|----------------------|-----------------------|
| Outer    | 0.5                  | 1.210                 |
|          | 1.0                  | 1.711                 |
|          | 1.5                  | 2.420                 |
|          | 2.0                  | 3.422                 |

A Strategy for Routing the MPC8544E in a Six-Layer PCB, Rev. 0



Table 12. Current-Carrying Capacity Extrapolated from Adams (continued)

| Location | Copper Plating (oz.) | A/11-mil Trace<br>(A) |
|----------|----------------------|-----------------------|
| Inner    | 0.5                  | 1.149                 |
|          | 1.0                  | 1.625                 |
|          | 1.5                  | 2.299                 |
|          | 2.0                  | 3.251                 |

*New Correlations Between Electrical Current and Temperature Rise in PCB Traces* explains why the classic IPC-275/IPC2221A values for inner current layers are extremely misleading. IPC-2152 is not published at the time of this application note.

# 11 Revision History

Table 13 provides a revision history for this application note.

**Table 13. Document Revision History** 

| Rev.<br>Number | Date  | Description      |
|----------------|-------|------------------|
| 0              | 01/08 | Initial release. |



#### How to Reach Us:

#### Home Page:

www.freescale.com

## Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
+1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The PowerPC name is a trademark of IBM Corp. and is used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2008. Printed in the United States of America. All rights reserved.

Document Number: AN3535

Rev. 0 2/2008



